Die KI-Suchmaschine für Jobs
Senior DFT Engineer(m/w/x)
Designing test solutions for complex SoCs in next-gen AI platforms, including scan insertion and BIST integration. 5+ years in test design for complex SoCs with Siemens, Synopsys, or Cadence tools required. Cross-functional team collaboration.
Anforderungen
- Minimum of 5 years in DFT engineering
- SystemVerilog RTL, TCL, Python, Unix/Linux workflows
- Hierarchical scan, ATPG, Memory BIST, JTAG/IJTAG, fault simulation, silicon debug, gate-level verification
- Siemens, Synopsys, or Cadence DFT tool experience
- Familiarity with IEEE 1149.x / 1500 / 1687 standards, synthesis flow, timing analysis
- Strong problem-solving skills, collaboration, and passion for semiconductor innovation
Aufgaben
- Design test solutions for complex SoCs
- Implement scan insertion and ATPG
- Integrate Memory BIST and JTAG/IJTAG flows
- Conduct fault simulation
- Collaborate with RTL, verification, and physical design teams
- Support silicon bring-up and debugging
- Optimize test coverage and yield
- Contribute to methodology improvements
- Share best practices with team members
Berufserfahrung
- 5 Jahre
Ausbildung
- Bachelor-AbschlussODER
- Master-Abschluss
Sprachen
- Englisch – verhandlungssicher
Tools & Technologien
- Siemens
- Synopsys
- Cadence
Benefits
Attraktive Vergütung
- Attractive compensation package
- Option to get company shares
Betriebliche Altersvorsorge
- Pension plan
Gesundheits- & Fitnessangebote
- Extensive employee insurances
Noch nicht perfekt?
- Axelera AIVollzeitRemoteSeniorZürich
- Axelera AI
Logical Design Engineer(m/w/x)
VollzeitRemoteSeniorZürich - Axelera AI
Verification Engineer(m/w/x)
VollzeitRemoteBerufserfahrenZürich - Axelera AI
Director - Silicon Logical Design(m/w/x)
VollzeitRemoteSeniorZürich - Axelera AI
Principal Engineer - Silicon Logical Design(m/w/x)
VollzeitRemoteSeniorZürich
Senior DFT Engineer(m/w/x)
Designing test solutions for complex SoCs in next-gen AI platforms, including scan insertion and BIST integration. 5+ years in test design for complex SoCs with Siemens, Synopsys, or Cadence tools required. Cross-functional team collaboration.
Anforderungen
- Minimum of 5 years in DFT engineering
- SystemVerilog RTL, TCL, Python, Unix/Linux workflows
- Hierarchical scan, ATPG, Memory BIST, JTAG/IJTAG, fault simulation, silicon debug, gate-level verification
- Siemens, Synopsys, or Cadence DFT tool experience
- Familiarity with IEEE 1149.x / 1500 / 1687 standards, synthesis flow, timing analysis
- Strong problem-solving skills, collaboration, and passion for semiconductor innovation
Aufgaben
- Design test solutions for complex SoCs
- Implement scan insertion and ATPG
- Integrate Memory BIST and JTAG/IJTAG flows
- Conduct fault simulation
- Collaborate with RTL, verification, and physical design teams
- Support silicon bring-up and debugging
- Optimize test coverage and yield
- Contribute to methodology improvements
- Share best practices with team members
Berufserfahrung
- 5 Jahre
Ausbildung
- Bachelor-AbschlussODER
- Master-Abschluss
Sprachen
- Englisch – verhandlungssicher
Tools & Technologien
- Siemens
- Synopsys
- Cadence
Benefits
Attraktive Vergütung
- Attractive compensation package
- Option to get company shares
Betriebliche Altersvorsorge
- Pension plan
Gesundheits- & Fitnessangebote
- Extensive employee insurances
Über das Unternehmen
Axelera AI
Branche
IT
Beschreibung
The company is creating the next-generation AI platform to support advancements in humanity and improve the world.
Noch nicht perfekt?
- Axelera AI
Processor Verification Engineer(m/w/x)
VollzeitRemoteSeniorZürich - Axelera AI
Logical Design Engineer(m/w/x)
VollzeitRemoteSeniorZürich - Axelera AI
Verification Engineer(m/w/x)
VollzeitRemoteBerufserfahrenZürich - Axelera AI
Director - Silicon Logical Design(m/w/x)
VollzeitRemoteSeniorZürich - Axelera AI
Principal Engineer - Silicon Logical Design(m/w/x)
VollzeitRemoteSeniorZürich