The AI Job Search Engine
Senior Digital / Rtl Design Engineer(m/w/x)
Description
In this role, you will engage in the full lifecycle of digital IP design, from analyzing specifications to collaborating with various teams, ensuring high-quality results and timely product releases.
Let AI find the perfect jobs for you!
Upload your CV and Nejo AI will find matching job offers for you.
Requirements
- •B.S./M.S. degree in Electrical Engineering, Physics, Computer Engineering, Information Technology, or related subject with emphasis on hardware design
- •Minimum of 5 years work experience
- •Experience in HDL design, preferably using SystemVerilog
- •Experience with Cadence XCELIUM or comparable simulator
- •Basic knowledge of timing constraints and synthesis
- •Knowledge of functional verification (UVM) and SystemVerilog assertions
- •Knowledge about communication principles and experience with different protocols (UCIe, PCIe, Ethernet, AMBA AXI, or CHI)
- •Experience in scripting (e.g. Python) for automation tasks
- •Hands-on mentality and problem-solving capability
- •Good written and oral communication skills in English
Education
Work Experience
5 years
Tasks
- •Analyze complex design specifications
- •Translate specifications into microarchitecture requirements
- •Develop and maintain complex digital IPs at the RTL level
- •Own IP blocks or sub-blocks
- •Support digital IP blocks from inception to tape out
- •Debug errors with the functional verification team
- •Create product specification documentation for internal and customer use
- •Collaborate with architecture, verification, backend, and firmware teams
- •Participate in cross-functional groups for timely product releases
Tools & Technologies
Languages
English – Business Fluent
German – Basic
Benefits
Flexible Working
- •Flexible work hours
- •Working time account
More Vacation Days
- •Above-average vacation
Other Benefits
- •Mobile working
Workation & Sabbatical
- •Workation opportunity
Team Events
- •Employee events
Mentorship & Coaching
- •Career development support
- EXTOLL GmbHFull-timeWith HomeofficeSeniorMannheim, Villach
- EXTOLL GmbH
Senior Physical Design Engineer(m/w/x)
Full-timeWith HomeofficeSeniorMannheim, Villach - EXTOLL GmbH
Staff / Principal Analog / Mixed-signal Design Engineer(m/w/x)
Full-timeRemoteManagementMannheim, Villach - ABB AG
R&D Engineer – Assembly(m/w/x)
Full-timeWith HomeofficeSeniorMannheim - HITACHI ENERGY GERMANY AG
Hardware Development Engineer(m/w/x)
Full-timeWith HomeofficeNot specifiedMannheim
Senior Digital / Rtl Design Engineer(m/w/x)
The AI Job Search Engine
Description
In this role, you will engage in the full lifecycle of digital IP design, from analyzing specifications to collaborating with various teams, ensuring high-quality results and timely product releases.
Let AI find the perfect jobs for you!
Upload your CV and Nejo AI will find matching job offers for you.
Requirements
- •B.S./M.S. degree in Electrical Engineering, Physics, Computer Engineering, Information Technology, or related subject with emphasis on hardware design
- •Minimum of 5 years work experience
- •Experience in HDL design, preferably using SystemVerilog
- •Experience with Cadence XCELIUM or comparable simulator
- •Basic knowledge of timing constraints and synthesis
- •Knowledge of functional verification (UVM) and SystemVerilog assertions
- •Knowledge about communication principles and experience with different protocols (UCIe, PCIe, Ethernet, AMBA AXI, or CHI)
- •Experience in scripting (e.g. Python) for automation tasks
- •Hands-on mentality and problem-solving capability
- •Good written and oral communication skills in English
Education
Work Experience
5 years
Tasks
- •Analyze complex design specifications
- •Translate specifications into microarchitecture requirements
- •Develop and maintain complex digital IPs at the RTL level
- •Own IP blocks or sub-blocks
- •Support digital IP blocks from inception to tape out
- •Debug errors with the functional verification team
- •Create product specification documentation for internal and customer use
- •Collaborate with architecture, verification, backend, and firmware teams
- •Participate in cross-functional groups for timely product releases
Tools & Technologies
Languages
English – Business Fluent
German – Basic
Benefits
Flexible Working
- •Flexible work hours
- •Working time account
More Vacation Days
- •Above-average vacation
Other Benefits
- •Mobile working
Workation & Sabbatical
- •Workation opportunity
Team Events
- •Employee events
Mentorship & Coaching
- •Career development support
About the Company
EXTOLL GmbH
Industry
IT
Description
Das Unternehmen ist führend in den Bereichen High-Speed Serializer-Deserializer (SerDes) IP und Interconnect-Technologien für Halbleiterchips.
- EXTOLL GmbH
Senior Functional Verification Engineer(m/w/x)
Full-timeWith HomeofficeSeniorMannheim, Villach - EXTOLL GmbH
Senior Physical Design Engineer(m/w/x)
Full-timeWith HomeofficeSeniorMannheim, Villach - EXTOLL GmbH
Staff / Principal Analog / Mixed-signal Design Engineer(m/w/x)
Full-timeRemoteManagementMannheim, Villach - ABB AG
R&D Engineer – Assembly(m/w/x)
Full-timeWith HomeofficeSeniorMannheim - HITACHI ENERGY GERMANY AG
Hardware Development Engineer(m/w/x)
Full-timeWith HomeofficeNot specifiedMannheim