Dein persönlicher KI-Karriere-Agent
System on Chip (SoC) Verification Engineer(m/w/x)
Building block/chip level testbenches for RISC-V architectures and low-power designs at research institute for AI/microelectronics. Proven SystemVerilog and UVM verification environment experience required. Career program for female scientists, flexible working hours.
Anforderungen
- University degree in electrical engineering, IT/computer science, or related field
- Solid understanding of digital logic design and RISC-V-based SoC architecture
- Proven experience with SystemVerilog and UVM-based verification environments
- Very good English and good German language skills
- Proactive and independent mindset
- Familiarity with C/C++ programming, assembly, and object-oriented languages such as Python
- Knowledge of industry-standard interfaces and bus protocols (e.g., AXI)
- Experience with IP verification methods, integration verification specific to RISC-V and embedded CPU verification
- Interest in low power verification techniques and formal verification tools (e.g. JasperGold)
Aufgaben
- Understand RISC-V architectures and low-power designs
- Build block and chip level testbenches using verification methodologies
- Translate design specifications into verification plans
- Develop and maintain reusable testbenches for IP/block-level verification
- Support IP integration verification
- Create constraint-random and directed test cases for RISC-V SoCs
- Build and analyze coverage models
- Refine tests to close coverage gaps
- Debug test failures and manage bug tracking
- Ensure coverage closure
- Lead verification reviews to maintain coding quality
- Prepare, run, and evaluate regression runs
Ausbildung
- Bachelor-Abschluss
Sprachen
- Englisch – verhandlungssicher
- Deutsch – fortgeschritten
Tools & Technologien
- SystemVerilog
- UVM
- C
- C++
- Python
- JasperGold
Benefits
Lockere Unternehmenskultur
- Friendly working atmosphere
- Creative freedom
Weiterbildungsangebote
- Personal development opportunities
Flexibles Arbeiten
- Flexible working hours
Karriere- und Weiterentwicklung
- Career program for female scientists
Noch nicht perfekt?
- RANOVUSVollzeitnur vor OrtBerufserfahrenNürnberg
- RANOVUS
ASIC Validation Engineer(m/w/x)
Vollzeitnur vor OrtBerufserfahrenNürnberg - Huawei Research Center Germany & Austria
Hardware Design Engineer(m/w/x)
Vollzeitnur vor OrtBerufserfahrenNürnberg - Fraunhofer-Gesellschaft
Wissenschaftlicher Mitarbeiter - Weiterentwicklung SiC-Technologien(m/w/x)
Vollzeit/TeilzeitBefristeter Vertragnur vor OrtKeine AngabeErlangen - Bertrandt
Entwicklungsingenieur für Mess- und Prüftechnik(m/w/x)
Vollzeitnur vor OrtJuniorHeroldsberg
System on Chip (SoC) Verification Engineer(m/w/x)
Building block/chip level testbenches for RISC-V architectures and low-power designs at research institute for AI/microelectronics. Proven SystemVerilog and UVM verification environment experience required. Career program for female scientists, flexible working hours.
Anforderungen
- University degree in electrical engineering, IT/computer science, or related field
- Solid understanding of digital logic design and RISC-V-based SoC architecture
- Proven experience with SystemVerilog and UVM-based verification environments
- Very good English and good German language skills
- Proactive and independent mindset
- Familiarity with C/C++ programming, assembly, and object-oriented languages such as Python
- Knowledge of industry-standard interfaces and bus protocols (e.g., AXI)
- Experience with IP verification methods, integration verification specific to RISC-V and embedded CPU verification
- Interest in low power verification techniques and formal verification tools (e.g. JasperGold)
Aufgaben
- Understand RISC-V architectures and low-power designs
- Build block and chip level testbenches using verification methodologies
- Translate design specifications into verification plans
- Develop and maintain reusable testbenches for IP/block-level verification
- Support IP integration verification
- Create constraint-random and directed test cases for RISC-V SoCs
- Build and analyze coverage models
- Refine tests to close coverage gaps
- Debug test failures and manage bug tracking
- Ensure coverage closure
- Lead verification reviews to maintain coding quality
- Prepare, run, and evaluate regression runs
Ausbildung
- Bachelor-Abschluss
Sprachen
- Englisch – verhandlungssicher
- Deutsch – fortgeschritten
Tools & Technologien
- SystemVerilog
- UVM
- C
- C++
- Python
- JasperGold
Benefits
Lockere Unternehmenskultur
- Friendly working atmosphere
- Creative freedom
Weiterbildungsangebote
- Personal development opportunities
Flexibles Arbeiten
- Flexible working hours
Karriere- und Weiterentwicklung
- Career program for female scientists
Über das Unternehmen
Fraunhofer-Institut für Integrierte Schaltungen IIS
Branche
Research
Beschreibung
Das Unternehmen ist eines der weltweit führenden Institute für anwendungsorientierte Forschung in den Bereichen Künstliche Intelligenz, Mikroelektronik und Datenerfassung.
Noch nicht perfekt?
- RANOVUS
Analog ASIC Design Engineer(m/w/x)
Vollzeitnur vor OrtBerufserfahrenNürnberg - RANOVUS
ASIC Validation Engineer(m/w/x)
Vollzeitnur vor OrtBerufserfahrenNürnberg - Huawei Research Center Germany & Austria
Hardware Design Engineer(m/w/x)
Vollzeitnur vor OrtBerufserfahrenNürnberg - Fraunhofer-Gesellschaft
Wissenschaftlicher Mitarbeiter - Weiterentwicklung SiC-Technologien(m/w/x)
Vollzeit/TeilzeitBefristeter Vertragnur vor OrtKeine AngabeErlangen - Bertrandt
Entwicklungsingenieur für Mess- und Prüftechnik(m/w/x)
Vollzeitnur vor OrtJuniorHeroldsberg